ispGAL® 22LV10
In-System Programmable Low Voltage E²CMOS® PLD Generic Array Logic™

Features

- **IN-SYSTEM PROGRAMMABLE**
  - IEEE 1149.1 Standard TAP Controller Port Programming
  - 4-Wire Serial Programming Interface
  - Minimum 10,000 Program/Erase Cycles

- **HIGH PERFORMANCE E²CMOS® TECHNOLOGY**
  - 4 ns Maximum Propagation Delay
  - Fmax = 250 MHz
  - 3 ns Maximum from Clock Input to Data Output
  - UltraMOS® Advanced CMOS Technology

- **3.3V LOW VOLTAGE 22V10 ARCHITECTURE**
  - JEDEC-Compatible 3.3V Interface Standard
  - 5V Tolerant Inputs and I/O
  - I/O Interfaces with Standard 5V TTL Devices

- **ACTIVE PULL-UPS ON ALL LOGIC INPUT AND I/O PINS**

- **COMPATIBLE WITH STANDARD 22LV10/22V10 DEVICES**
  - Function/Fuse-Map Compatible with 22LV10/22V10 Devices
  - Parametric Compatible with 22LV10

- **E² CELL TECHNOLOGY**
  - In-System Programmable Logic
  - 100% Tested/100% Yields
  - High Speed Electrical Erasure (<100ms)
  - 20 Year Data Retention

- **APPLICATIONS INCLUDE:**
  - DMA Control
  - State Machine Control
  - High Speed Graphics Processing
  - Software-Driven Hardware Configuration

- **ELECTRONIC SIGNATURE FOR IDENTIFICATION**

Description

The ispGAL22LV10 is manufactured using Lattice Semiconductor’s advanced 3.3V E²CMOS process, which combines CMOS with Electrically Erasable (E²) floating gate technology. The ispGAL22LV10 can interface with both 3.3V and 5V signal levels.

The ispGAL22LV10 is fully function/fuse map compatible with the GAL®22LV10 and GAL22V10. Further, the ispGAL22LV10 is parametric compatible with the GAL22LV10. The ispGAL22LV10 also shares the same 28-pin PLCC package pin-out as the GAL22LV10.

Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture. As a result, Lattice Semiconductor delivers 100% field programmability and functionality of all GAL products. In addition, 10,000 erase/write cycles and data retention in excess of 20 years are specified.
## Ordering Information

### Commercial Grade Specifications

<table>
<thead>
<tr>
<th>Tpd (ns)</th>
<th>Tsu (ns)</th>
<th>Tco (ns)</th>
<th>Icc (mA)</th>
<th>Ordering #</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>4</td>
<td>3</td>
<td>3</td>
<td>130</td>
<td>ispGAL22LV10-4LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-4LK</td>
<td>28-Lead SSOP</td>
</tr>
<tr>
<td>5</td>
<td>3.5</td>
<td>3.5</td>
<td>130</td>
<td>ispGAL22LV10-5LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-5LK</td>
<td>28-Lead SSOP</td>
</tr>
<tr>
<td>7.5</td>
<td>5</td>
<td>5</td>
<td>130</td>
<td>ispGAL22LV10-7LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-7LK</td>
<td>28-Lead SSOP</td>
</tr>
<tr>
<td>10</td>
<td>7</td>
<td>6.5</td>
<td>130</td>
<td>ispGAL22LV10-10LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-10LK</td>
<td>28-Lead SSOP</td>
</tr>
<tr>
<td>15</td>
<td>10</td>
<td>8</td>
<td>130</td>
<td>ispGAL22LV10-15LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-15LK</td>
<td>28-Lead SSOP</td>
</tr>
</tbody>
</table>

### Industrial Grade Specifications

<table>
<thead>
<tr>
<th>Tpd (ns)</th>
<th>Tsu (ns)</th>
<th>Tco (ns)</th>
<th>Icc (mA)</th>
<th>Ordering #</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>7.5</td>
<td>5</td>
<td>5</td>
<td>160</td>
<td>ispGAL22LV10-7LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-7LKI</td>
<td>28-Lead SSOP</td>
</tr>
<tr>
<td>10</td>
<td>7</td>
<td>6.5</td>
<td>160</td>
<td>ispGAL22LV10-10LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-10LKI</td>
<td>28-Lead SSOP</td>
</tr>
<tr>
<td>15</td>
<td>10</td>
<td>8</td>
<td>160</td>
<td>ispGAL22LV10-15LJ</td>
<td>28-Lead PLCC</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ispGAL22LV10-15LKI</td>
<td>28-Lead SSOP</td>
</tr>
</tbody>
</table>

### Part Number Description

\[ XXXXXXXX - XX \]

- **Device Name**: ispGAL22LV10
- **Speed (ns)**: L = Low Power
- **Grade**: Blank = Commercial, I = Industrial
- **Package**: J = PLCC, K = SSOP

---

2
Output Logic Macrocell (OLMC)

The ispGAL22LV10 has a variable number of product terms per OLMC. Of the ten available OLMCs, two OLMCs have access to eight product terms (pins 17 and 27), two have ten product terms (pins 18 and 26), two have twelve product terms (pins 19 and 25), two have fourteen product terms (pins 20 and 24), and two OLMCs have sixteen product terms (pins 21 and 23). In addition to the product terms available for logic, each OLMC has an additional product-term dedicated to output enable control.

The output polarity of each OLMC can be individually programmed to be true or inverting, in either combinatorial or registered mode. This allows each output to be individually configured as either active high or active low.

The ispGAL22LV10 has a product term for Asynchronous Reset (AR) and a product term for Synchronous Preset (SP). These two product terms are common to all registered OLMCs. The Asynchronous Reset sets all registers to zero any time this dedicated product term is asserted. The Synchronous Preset sets all registers to a logic one on the rising edge of the next clock pulse after this product term is asserted.

NOTE: The AR and SP product terms will force the Q output of the flip-flop into the same state regardless of the polarity of the output. Therefore, a reset operation, which sets the register output to a zero, may result in either a high or low at the output pin, depending on the pin polarity chosen.

Output Logic Macrocell Configurations

Each of the Macrocells of the ispGAL22LV10 has two primary functional modes: registered, and combinatorial I/O. The modes and the output polarity are set by two bits (S0 and S1), which are normally controlled by the logic compiler. Each of these two primary modes, and the bit settings required to enable them, are described below and on the following page.

REGISTERED

In registered mode the output pin associated with an individual OLMC is driven by the Q output of that OLMC’s D-type flip-flop. Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low). Output tri-state control is available as an individual product-term for each OLMC, and can therefore be defined by a logic equation. The D flip-flop’s /Q output is fed back into the AND array, with both the true and complement of the feedback available as inputs to the AND array.

NOTE: In registered mode, the feedback is from the /Q output of the register, and not from the pin; therefore, a pin defined as registered is an output only, and cannot be used for dynamic I/O, as can the combinatorial pins.

COMBINATORIAL I/O

In combinatorial mode the pin associated with an individual OLMC is driven by the output of the sum term gate. Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low). Output tri-state control is available as an individual product-term for each output, and may be individually set by the compiler as either “on” (dedicated output), “off” (dedicated input), or “product-term driven” (dynamic I/O). Feedback into the AND array is from the pin side of the output enable buffer. Both polarities (true and inverted) of the pin are fed back into the AND array.
Specifications ispGAL22LV10

Registered Mode

Combinatorial Mode

\( S_0 = 0 \)
\( S_1 = 0 \)

\( S_0 = 1 \)
\( S_1 = 0 \)

\( S_0 = 0 \)
\( S_1 = 1 \)

\( S_0 = 1 \)
\( S_1 = 1 \)
PLCC & SSOP Package Pinout

ASYMMRONOUS RESET (TO ALL REGISTERS)

SYMMRONOUS PRESET (TO ALL REGISTERS)

Electronic Signature 5828, 5829 ... 5890, 5891

Byte 7  Byte 6  Byte 5  Byte 4  Byte 3  Byte 2  Byte 1  Byte 0
## Specifications **ispGAL22LV10**

### Absolute Maximum Ratings\(^{(1)}\)

Supply voltage \(V_{cc}\) ........................................... -0.5 to +4.6V  
Input and I/O voltage applied.......................... -0.5 to +5.6V  
Off-state output voltage applied ................. -0.5 to +4.6V  
Storage Temperature .................................... -65 to 150°C  
Ambient Temperature with  
Power Applied ........................................... -55 to 125°C  

1. Stresses above those listed under the “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).

### Recommended Operating Conditions

**Commercial Devices:**  
Ambient Temperature \(T_A\) .......................... 0 to 75°C  
Supply voltage \(V_{cc}\) with Respect to Ground .......... +3.0 to +3.6V  

**Industrial Devices:**  
Ambient Temperature \(T_A\) .......................... -40 to 85°C  
Supply voltage \(V_{cc}\) with Respect to Ground .......... +3.0 to +3.6V  

### DC Electrical Characteristics

**Over Recommended Operating Conditions (Unless Otherwise Specified)**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITION</th>
<th>MIN.</th>
<th>TYP.(^{3})</th>
<th>MAX.</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>(V_{IL})</td>
<td>Input Low Voltage</td>
<td>(V_{ss} - 0.3)</td>
<td>—</td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(V_{IH})</td>
<td>Input or I/O High Voltage</td>
<td>2.0</td>
<td>—</td>
<td>5.25</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>(I_{IL})</td>
<td>Input or I/O Low Leakage Current</td>
<td>(0V \leq V_{IN} \leq V_{IL}) (MAX.)</td>
<td>—</td>
<td>—</td>
<td>-150</td>
<td>µA</td>
</tr>
<tr>
<td>(I_{IH})</td>
<td>Input or I/O High Leakage Current</td>
<td>((V_{cc} - 0.2)V \leq V_{IN} \leq V_{cc})</td>
<td>—</td>
<td>—</td>
<td>10</td>
<td>µA</td>
</tr>
<tr>
<td>(V_{OL})</td>
<td>Output Low Voltage</td>
<td>I_{OL} = MAX. (V_{in} = V_{IL} \text{ or } V_{IH})</td>
<td>—</td>
<td>—</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>(V_{OH})</td>
<td>Output High Voltage</td>
<td>I_{OH} = MAX. (V_{in} = V_{IL} \text{ or } V_{IH})</td>
<td>2.4</td>
<td>—</td>
<td>—</td>
<td>V</td>
</tr>
<tr>
<td>I_{OL}</td>
<td>Low Level Output Current</td>
<td>—</td>
<td>—</td>
<td>8</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>I_{OL-ISP}</td>
<td>Low Level Output Current TDO</td>
<td>—</td>
<td>—</td>
<td>4</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>I_{OH}</td>
<td>High Level Output Current</td>
<td>—</td>
<td>—</td>
<td>-8</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>I_{OH-ISP}</td>
<td>High Level Output Current TDO</td>
<td>—</td>
<td>—</td>
<td>-2</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>I_{OS}(^{2})</td>
<td>Output Short Circuit Current</td>
<td>(V_{CC} = 3.3V) (V_{OUT} = 0.5V) (T_A = 25°C)</td>
<td>-30</td>
<td>—</td>
<td>-80</td>
<td>mA</td>
</tr>
</tbody>
</table>

**COMMERCIAL**

| I_{CC} | Operating Power Supply Current | \(V_{IL} = 0V\) \(V_{IH} = 3.0V\) Unused Inputs at \(V_{IL}\) \(f_{toggle} = 1MHz\) Outputs Open | — | 90 | 130 | mA |

**INDUSTRIAL**

| I_{CC} | Operating Power Supply Current | \(V_{IL} = 0V\) \(V_{IH} = 3.0V\) Unused Inputs at \(V_{IL}\) \(f_{toggle} = 1MHz\) Outputs Open | — | 90 | 160 | mA |

1) The leakage current is due to the internal pull-up resistor on all pins. See Input Buffer section for more information.  
2) One output at a time for a maximum duration of one second. \(V_{out} = 0.5V\) was selected to avoid test problems caused by tester ground degradation. Characterized but not 100% tested.  
3) Typical values are at \(V_{cc} = 3.3V\) and \(T_A = 25°C\)
## Specifications ispGAL22LV10

### AC Switching Characteristics

**Over Recommended Operating Conditions**

<table>
<thead>
<tr>
<th>PARAM.</th>
<th>TEST COND.</th>
<th>DESCRIPTION</th>
<th>COM</th>
<th>COM</th>
<th>COM/IND</th>
<th>COM/IND</th>
<th>COM/IND</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>MIN.</td>
<td>MAX.</td>
<td>MIN.</td>
<td>MAX.</td>
<td>MIN.</td>
<td>MAX.</td>
</tr>
<tr>
<td>tpd&lt;sup&gt;2&lt;/sup&gt; A</td>
<td>Input or I/O to Comb. Output</td>
<td>1</td>
<td>4</td>
<td>1</td>
<td>5</td>
<td>1</td>
<td>7.5</td>
<td>1</td>
</tr>
<tr>
<td>tco&lt;sup&gt;2&lt;/sup&gt; A</td>
<td>Clock to Output Delay</td>
<td>1</td>
<td>3</td>
<td>1</td>
<td>3.5</td>
<td>1</td>
<td>5</td>
<td>1</td>
</tr>
<tr>
<td>tc&lt;sub&gt;fb&lt;/sub&gt;</td>
<td>Clock to Feedback Delay</td>
<td>—</td>
<td>2.5</td>
<td>—</td>
<td>2.5</td>
<td>—</td>
<td>2.5</td>
<td>—</td>
</tr>
<tr>
<td>tsu</td>
<td>Setup Time, Input or Fdbk before Cik↑</td>
<td>3</td>
<td>—</td>
<td>3.5</td>
<td>—</td>
<td>5</td>
<td>—</td>
<td>7</td>
</tr>
<tr>
<td>th</td>
<td>Hold Time, Input or Fdbk after Cik↑</td>
<td>0</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>0</td>
</tr>
<tr>
<td>tmax</td>
<td>Maximum Clock Frequency with External Feedback, 1/(tsu + tco)</td>
<td>167</td>
<td>—</td>
<td>143</td>
<td>—</td>
<td>100</td>
<td>—</td>
<td>74</td>
</tr>
<tr>
<td>tmax</td>
<td>Maximum Clock Frequency with Internal Feedback, 1/(tsu + tc&lt;sub&gt;f&lt;/sub&gt;)</td>
<td>182</td>
<td>—</td>
<td>166</td>
<td>—</td>
<td>133</td>
<td>—</td>
<td>105</td>
</tr>
<tr>
<td>tmax</td>
<td>Maximum Clock Frequency with No Feedback</td>
<td>250</td>
<td>—</td>
<td>200</td>
<td>—</td>
<td>166</td>
<td>—</td>
<td>111</td>
</tr>
<tr>
<td>tw&lt;sub&gt;h&lt;/sub&gt;</td>
<td>Clock Pulse Duration, High</td>
<td>2</td>
<td>—</td>
<td>2.5</td>
<td>—</td>
<td>3</td>
<td>—</td>
<td>4</td>
</tr>
<tr>
<td>tw&lt;sub&gt;l&lt;/sub&gt;</td>
<td>Clock Pulse Duration, Low</td>
<td>2</td>
<td>—</td>
<td>2.5</td>
<td>—</td>
<td>3</td>
<td>—</td>
<td>4</td>
</tr>
<tr>
<td>ten</td>
<td>Input or I/O to Output Enabled</td>
<td>1</td>
<td>5</td>
<td>1</td>
<td>6</td>
<td>1</td>
<td>7.5</td>
<td>1</td>
</tr>
<tr>
<td>dis C</td>
<td>Input or I/O to Output Disabled</td>
<td>1</td>
<td>5</td>
<td>1</td>
<td>6</td>
<td>1</td>
<td>7.5</td>
<td>1</td>
</tr>
<tr>
<td>tar A</td>
<td>Input or I/O to Asynch. Reset of Reg.</td>
<td>1</td>
<td>4.5</td>
<td>1</td>
<td>5.5</td>
<td>1</td>
<td>9</td>
<td>1</td>
</tr>
<tr>
<td>tarw</td>
<td>Asynchronous Reset Pulse Duration</td>
<td>4.5</td>
<td>—</td>
<td>5.5</td>
<td>—</td>
<td>7</td>
<td>—</td>
<td>8</td>
</tr>
<tr>
<td>tarr</td>
<td>Asynch. Reset to Cik↑ Recovery Time</td>
<td>3.5</td>
<td>—</td>
<td>4</td>
<td>—</td>
<td>5</td>
<td>—</td>
<td>8</td>
</tr>
<tr>
<td>tsp</td>
<td>Synchron. Preset to Cik↑ Recovery Time</td>
<td>3.5</td>
<td>—</td>
<td>4</td>
<td>—</td>
<td>5</td>
<td>—</td>
<td>10</td>
</tr>
</tbody>
</table>

1) Refer to **Switching Test Conditions** section.

2) Minimum values for tpd and tco are not 100% tested but established by characterization.

3) Calculated from fmax with internal feedback. Refer to **fmax Descriptions** section.

4) Refer to **fmax Descriptions** section. Characterized but not 100% tested.

Note: Maximum clock input rise and fall time between 10% to 90% of Vout = 2ns.

### Capacitance (TA = 25°C, f = 1.0 MHz)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>TYPICAL</th>
<th>UNITS</th>
<th>TEST CONDITIONS</th>
</tr>
</thead>
<tbody>
<tr>
<td>C&lt;sub&gt;i&lt;/sub&gt;</td>
<td>Input Capacitance</td>
<td>4</td>
<td>pF</td>
<td>V&lt;sub&gt;cc&lt;/sub&gt; = 3.3V, V&lt;sub&gt;i&lt;/sub&gt; = 0V</td>
</tr>
<tr>
<td>C&lt;sub&gt;io&lt;/sub&gt;</td>
<td>I/O Capacitance</td>
<td>5</td>
<td>pF</td>
<td>V&lt;sub&gt;cc&lt;/sub&gt; = 3.3V, V&lt;sub&gt;io&lt;/sub&gt; = 0V</td>
</tr>
</tbody>
</table>
Switching Waveforms

**Combinatorial Output**

```
INPUT or I/O FEEDBACK

COMBINATORIAL OUTPUT

VALID INPUT

\[ t_{pd} \]
```

**Registered Output**

```
INPUT or I/O FEEDBACK

REGISTERED OUTPUT

\[ t_{co} \]
```

**Input or I/O to Output Enable/Disable**

```
INPUT or I/O FEEDBACK

OUTPUT

\[ t_{dis} \]
\[ t_{en} \]

\[ t_{wh} \]
\[ t_{wi} \]

\[ 1/f_{max} \]
```

**Clock Width**

```
INPUT or I/O FEEDBACK

CLK

\[ t_{su} \]
\[ t_{hu} \]

\[ 1/f_{max} \] (w/o fdbk)
```

**Synchronous Preset**

```
INPUT or I/O FEEDBACK

CLK

REGISTERED OUTPUT

\[ t_{su} \]
\[ t_{hu} \]
\[ t_{spr} \]

\[ t_{co} \]
```

**Asynchronous Reset**

```
INPUT or I/O FEEDBACK

CLK

REGISTERED OUTPUT

\[ t_{arr} \]
```

**f_{max} with Feedback**

```
INPUT or I/O FEEDBACK

REG. FEEDBACK

\[ 1/f_{max} \] (internal fdbk)

\[ t_{cf} \]
\[ t_{su} \]
```

---

Specifications *ispGAL22LV10*
**Specifications ispGAL22LV10**

### fmax Descriptions

**fmax with External Feedback 1/(tsu+tco)**

*Note:* fmax with external feedback is calculated from measured tsu and tco.

**fmax with Internal Feedback 1/(tsu+tcf)**

*Note:* tcf is a calculated value, derived by subtracting tsu from the period of fmax w/internal feedback (tcf = 1/fmax - tsu). The value of tcf is used primarily when calculating the delay from clocking a register to a combinatorial output (through registered feedback), as shown above. For example, the timing from clock to a combinatorial output is equal to tcf + tpd.

### Switching Test Conditions

<table>
<thead>
<tr>
<th>Input Pulse Levels</th>
<th>GND to 3.0V</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Rise and Fall Times</td>
<td>1.5ns 10% – 90%</td>
</tr>
<tr>
<td>Input Timing Reference Levels</td>
<td>1.5V</td>
</tr>
<tr>
<td>Output Timing Reference Levels</td>
<td>1.5V</td>
</tr>
<tr>
<td>Output Load</td>
<td>See Figure</td>
</tr>
</tbody>
</table>

#### Output Load Conditions (see figure)

<table>
<thead>
<tr>
<th>Test Condition</th>
<th>R1</th>
<th>CL</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>50Ω</td>
<td>35pF</td>
</tr>
<tr>
<td>B</td>
<td>50Ω</td>
<td>35pF</td>
</tr>
<tr>
<td>C</td>
<td>50Ω</td>
<td>35pF</td>
</tr>
</tbody>
</table>

* Zo = 50Ω, C1 = 35pF*

*Note:* Zo includes test fixture and probe capacitance.
Electronic Signature
An electronic signature (ES) is provided in every ispGAL22LV10 device. It contains 64 bits of reprogrammable memory that can contain user-defined data. Some uses include user ID codes, revision numbers, or inventory control. The signature data is always available to the user independent of the state of the security cell.

The electronic signature is an additional feature not present in other manufacturers’ 22V10 devices. To use the extra feature of the user-programmable electronic signature it is necessary to choose a Lattice Semiconductor 22V10 device type when compiling a set of logic equations. In addition, many device programmers have two separate selections for the device, typically an ispGAL22LV10 and a ispGAL22LV10-UES (UES = User Electronic Signature) or ispGAL22LV10-ES. This allows users to maintain compatibility with existing 22V10 designs, while still having the option to use the GAL device’s extra feature.

The JEDEC map for the ispGAL22LV10 contains the 64 extra fuses for the electronic signature, for a total of 5892 fuses. However, the ispGAL22LV10 device can still be programmed with a standard 22V10 JEDEC map (5828 fuses) with any qualified device programmer.

Security Cell
A security cell is provided in every ispGAL22LV10 device to prevent unauthorized copying of the array patterns. Once programmed, this cell prevents further read access to the functional bits in the device. This cell can only be erased by re-programming the device, so the original configuration can never be examined once this cell is programmed. The Electronic Signature is always available to the user, regardless of the state of this control cell.

Latch-Up Protection
ispGAL22LV10 devices are designed with an on-board charge pump to negatively bias the substrate. The negative bias is of sufficient magnitude to prevent input undershoots from causing the circuitry to latch.

Device Programming
The ispGAL22LV10 device uses a standard 22V10 JEDEC fusemap file to describe the device programming information. Any third party logic compiler can produce the JEDEC file for this device.

In-System Programmability
The ispGAL22LV10 device features In-System Programmable technology. By integrating all the high voltage programming circuitry on-chip, programming can be accomplished by simply shifting data into the device. Once the function is programmed, the non-volatile E2CMOS cells will not lose the pattern even when the power is turned off.

All necessary programming is done via four TTL level logic interface signals. These four signals are fed into the on-chip programming circuitry where a state machine controls the programming. The interface signals are Test Data In (TDI), Test Data Out (TDO), Test Clock (TCK) and Test Mode Select (TMS) control. For details on the operation of the internal state machine and programming of ispGAL22LV10 devices please refer to the ISP Architecture and Programming section in this Data Book.

Output Register Preload
When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in the normal machine operations. This is because certain events may occur during system operation that throw the logic into an illegal state (power-up, line voltage glitches, brownouts, etc.). To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (i.e., illegal) state into the registers. Then the machine can be sequenced and the outputs tested for correct next state conditions.

The ispGAL22LV10 device includes circuitry that allows each registered output to be synchronously set either high or low. Thus, any present state condition can be forced for test sequencing. If necessary, approved GAL programmers capable of executing test vectors perform output register preload automatically.

Input Buffers
ispGAL22LV10 devices are designed with TTL level compatible input buffers. These buffers have a characteristically high impedance, and present a much lighter load to the driving logic than bipolar TTL devices.

All input and I/O pins also have built-in active pull-ups. As a result, floating inputs will float to a TTL high (logic 1). However, Lattice Semiconductor recommends that all unused inputs and tri-stated I/O pins be connected to an adjacent active input, Vcc, or ground. Doing so will tend to improve noise immunity and reduce Icc for the device. (See equivalent input and I/O schematics on the following page.)

![Typical Input Current](image)
Circuitry within the ispGAL22LV10 provides a reset signal to all registers during power-up. All internal registers will have their Q outputs set low after a specified time (tpr, 1μs MAX). As a result, the state on the registered output pins (if they are enabled) will be either high or low on power-up, depending on the programmed polarity of the output pins. This feature can greatly simplify state machine design by providing a known state on power-up. The timing diagram for power-up is shown above. Because of the asynchronous nature of system power-up, some conditions must be met to provide a valid power-up reset of the ispGAL22LV10. First, the Vcc rise must be monotonic. Second, the clock input must be at static TTL level as shown in the diagram during power up. The registers will reset within a maximum of tpr time. As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met. The clock must also meet the minimum pulse width requirements.
ispGAL22LV10: Typical AC and DC Characteristic Diagrams

### Normalized Tpd vs Vcc
- **Normalized Tpd** vs Supply Voltage (V)
  - **RISE**
  - **FALL**

### Normalized Tco vs Vcc
- **Normalized Tco** vs Supply Voltage (V)
  - **RISE**
  - **FALL**

### Normalized Tsu vs Vcc
- **Normalized Tsu** vs Supply Voltage (V)
  - **RISE**
  - **FALL**

### Normalized Tpd vs Temp
- **Normalized Tpd** vs Temperature (deg. C)
  - **RISE**
  - **FALL**

### Normalized Tco vs Temp
- **Normalized Tco** vs Temperature (deg. C)
  - **RISE**
  - **FALL**

### Normalized Tsu vs Temp
- **Normalized Tsu** vs Temperature (deg. C)
  - **RISE**
  - **FALL**

### Delta Tpd vs # of Outputs Switching
- **Delta Tpd** (ns) vs Number of Outputs Switching
  - **RISE**
  - **FALL**

### Delta Tco vs # of Outputs Switching
- **Delta Tco** (ns) vs Number of Outputs Switching
  - **RISE**
  - **FALL**

### Delta Tpd vs Output Loading
- **Delta Tpd** (ns) vs Output Loading (pF)
  - **RISE**
  - **FALL**

### Delta Tco vs Output Loading
- **Delta Tco** (ns) vs Output Loading (pF)
  - **RISE**
  - **FALL**
IspGAL22LV10: Typical AC and DC Characteristic Diagrams

Vol vs Iol

Voh vs Ioh

Voh vs Ioh

Normalized Icc vs Vcc

Normalized Icc vs Temp

Normalized Icc vs Freq

Delta Icc vs Vin (1 input)

Input Clamp (Vik vs Iik)